Entity: uart_pif

Diagram

std_logic arst std_logic clk std_logic cs unsigned addr std_logic wr std_logic rd std_logic_vector(7 downto 0) wdata t_c2p c2p std_logic_vector(7 downto 0) rdata t_p2c p2c

Description

================================================================================================================================ Copyright 2020 Bitvis Licensed under the Apache License, Version 2.0 (the "License"); you may not use this file except in compliance with the License. You may obtain a copy of the License at http://www.apache.org/licenses/LICENSE-2.0 and in the provided LICENSE.TXT.

Unless required by applicable law or agreed to in writing, software distributed under the License is distributed on an "AS IS" BASIS, WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.

See the License for the specific language governing permissions and limitations under the License.

Note : Any functionality not explicitly described in the documentation is subject to change at any time


Description : See library quick reference (under 'doc') and README-file(s)

Ports

Port name Direction Type Description
arst in std_logic
clk in std_logic
cs in std_logic CPU interface
addr in unsigned
wr in std_logic
rd in std_logic
wdata in std_logic_vector(7 downto 0)
rdata out std_logic_vector(7 downto 0)
p2c out t_p2c
c2p in t_c2p

Signals

Name Type Description
p2c_i t_p2c internal version of output
rdata_i std_logic_vector(7 downto 0)

Processes

Description
Auxiliary Register Control.
Provides read/write/trigger strobes and write data to auxiliary registers and fields, i.e., registers and fields implemented in core.