Entity: axi_hdmi_rx_tpm

Diagram

hdmi_clk hdmi_sof hdmi_de [15:0] hdmi_data hdmi_tpm_oos

Description



Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.

In this HDL repository, there are many different and unique modules, consisting of various HDL (Verilog or VHDL) components. The individual modules are developed independently, and may be accompanied by separate and unique license terms.

The user should read each of these license terms, and understand the freedoms and responsibilities that he or she has by using this source/core.

This core is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.

Redistribution and use of source or resulting binaries, with or without modification of this file, are permitted under one of the following two license terms:

  1. The GNU General Public License version 2 as published by the Free Software Foundation, which can be found in the top level directory of this repository (LICENSE_GPL2), and also online at: https://www.gnu.org/licenses/old-licenses/gpl-2.0.html

OR

  1. An ADI specific BSD license, which can be found in the top level directory of this repository (LICENSE_ADIBSD), and also on-line at: https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD This will allow to generate bit files and not release the source code, as long as it attaches to an ADI device.


Ports

Port name Direction Type Description
hdmi_clk input
hdmi_sof input
hdmi_de input
hdmi_data input [15:0]
hdmi_tpm_oos output

Signals

Name Type Description
hdmi_tpm_lr_data_s wire [15:0]
hdmi_tpm_lr_mismatch_s wire
hdmi_tpm_fr_data_s wire [15:0]
hdmi_tpm_fr_mismatch_s wire
hdmi_tpm_data reg [15:0]
hdmi_tpm_lr_mismatch reg
hdmi_tpm_fr_mismatch reg

Processes

Type: always