Entity: up_xfer_cntrl

Diagram

DATA_WIDTH up_rstn up_clk [(DATA_WIDTH-1):0] up_data_cntrl d_rst d_clk up_xfer_done [(DATA_WIDTH-1):0] d_data_cntrl

Description



Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.

In this HDL repository, there are many different and unique modules, consisting of various HDL (Verilog or VHDL) components. The individual modules are developed independently, and may be accompanied by separate and unique license terms.

The user should read each of these license terms, and understand the freedoms and responsibilities that he or she has by using this source/core.

This core is distributed in the hope that it will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.

Redistribution and use of source or resulting binaries, with or without modification of this file, are permitted under one of the following two license terms:

  1. The GNU General Public License version 2 as published by the Free Software Foundation, which can be found in the top level directory of this repository (LICENSE_GPL2), and also online at: https://www.gnu.org/licenses/old-licenses/gpl-2.0.html

OR

  1. An ADI specific BSD license, which can be found in the top level directory of this repository (LICENSE_ADIBSD), and also on-line at: https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD This will allow to generate bit files and not release the source code, as long as it attaches to an ADI device.


Generics

Generic name Type Value Description
DATA_WIDTH 8

Ports

Port name Direction Type Description
up_rstn input up interface
up_clk input
up_data_cntrl input [(DATA_WIDTH-1):0]
up_xfer_done output
d_rst input device interface
d_clk input
d_data_cntrl output [(DATA_WIDTH-1):0]

Signals

Name Type Description
up_xfer_state_m1 reg internal registers
up_xfer_state_m2 reg
up_xfer_state reg
up_xfer_count reg [ 5:0]
up_xfer_done_int reg
up_xfer_toggle reg
up_xfer_data reg [(DATA_WIDTH-1):0]
d_xfer_toggle_m1 reg
d_xfer_toggle_m2 reg
d_xfer_toggle_m3 reg
d_xfer_toggle reg
d_data_cntrl_int reg [(DATA_WIDTH-1):0]
up_xfer_enable_s wire internal signals
d_xfer_toggle_s wire

Processes

Type: always

Type: always